Part Number Hot Search : 
PS219 UMT4403 20120 24S15 XC5VLX85 JANSR 10L60CFP 25P20
Product Description
Full Text Search
 

To Download INF8574 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  technical data INF8574 general description the INF8574 is a silicon cmos circuit. it provid es general purpose remote i/o expansion for most microcontroller families via the two-line bidirectional bus (i 2 c). the device consists of an 8-bit quasi-bidirectional port and an i 2 c interface. the INF8574 has a low current consumption and includes latched outputs with high curre nt drive capability for directly driving leds. it also possesses an interrupt line (int) which can be connect ed to the interrupt logic of the microcontroller. by sending an interrupt signal on this line, the remote i/o can inform the microcontroller if there is incoming data on its ports without having to communicate via the i 2 c-bus. this means that the INF8574 can remain a simple slave device. features operating supply voltage 2.5 to 6 v low standby current consumption of 10 a maximum i 2 c to parallel port expander open-drain interrupt output 8-bit remote i/o port for the i 2 c-bus compatible with most microcontrollers latched outputs with high current drive capability for directly driving leds address by 3 hardware address pins for use of up to 8 devices (up to 16 with INF8574a) dip16, space-saving so16 or ssop20 package. block diagram rev. 00
INF8574 pinning symbol pin description a0 1 address input 0 a1 2 address input 1 a2 3 address input 2 p0 4 quasi-bidirectional i/o port 0 p1 5 quasi-bidirectional i/o port 1 p2 6 quasi-bidirectional i/o port 2 p3 7 quasi-bidirectional i/o port 3 v ss 8 supply ground p4 9 quasi-bidirectional i/o port 4 p5 10 quasi-bidirectional i/o port 5 p6 11 quasi-bidirectional i/o port 6 p7 12 quasi-bidirectional i/o port 7 int 13 interrupt output (active low) scl 14 serial clock line sda 15 serial data line v dd 16 supply voltage characteristics of the i 2 c-bus the i 2 c-bus is for 2-way, 2-line communication between di fferent ics or modules. the two lines are a serial data line (sda) and a serial clock line (scl). both lin es must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. data transfer may be initiated only when the bus is not busy. bit transfer one data bit is transferred during each clock pulse. th e data on the sda line must remain stable during the high period of the clock pulse as changes in the data line at this time will be interpreted as control signals bit transfer. both data and clock lines remain high when the bus is not busy. a high-to-low transition of the data line, while the clock is high is defined as the start condition (s). a low-to-high transition of the data line while the clock is high is defined as the stop condition (p). definition of start and stop conditions. rev. 00
INF8574 system configuration a device generating a message is a ?transmitter?, a device receiving is the ?receiver?. the device that controls the message is the ?master? and the devices which ar e controlled by the master are the ?slaves?. system configuration. acknowledge the number of data bytes transferred between the star t and the stop conditions from transmitter to receiver is not limited. each byte of eight bits is followed by one acknowledge bit. the acknowledge bit is a high level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. a slave receiver which is addressed must generate an acknowledge after the reception of each byte. also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. the device that acknowledges has to pull down the sda line during the acknowledge clock pulse, so that the sda line is stable low during th e high period of the acknowledge related clock pulse, set-up and hold times must be taken into account. a master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. in this event the transmitter must leave the data line high to enable the master to generate a stop condition. acknowledgement on the i 2 c-bus. rev. 00
INF8574 functional description simplified schematic diagram of each port. addressing for addressing. INF8574 INF8574a slave addresses. each bit of the INF8574 i/o port can be independently used as an input or output. input data is transferred from the port to the microcontroller by the read mode (see fig.11). output data is transmitted to the port by the write mode (see fig.10). rev. 00
INF8574 write mode (output port). rev. 00
INF8574 a low-to-high transition of sda, while scl is high is defined as the stop condition (p). transfer of data can be stopped at any moment by a stop condition. when this occurs, data present at the last acknowledge phase is valid (output mode). input data is lost. read mode (input port). rev. 00
INF8574 interrupt the INF8574 provides an open drain output (int) wh ich can be fed to a corresponding input of the microcontroller. this gives these chips a type of master function which can initiate an action elsewhere in the system. an interrupt is generated by an y rising or falling edge of the port inputs in the input mode. after time t iv the signal int is valid. resetting and reactivating the interrupt circuit is achieve d when data on the port is changed to the original setting or data is read from or written to the port which has generated the interrupt. resetting occurs as follows: in the read mode at the acknowledge bit after the rising edge of the scl signal. in the write mode at the acknowledge bit after the high-to-low transition of the scl signal. interrupts which occur during the acknowledge clock pulse may be lost (or very short) due to the resetting of the interrupt during this pulse. each change of the ports after the resettings will be detected and after the next rising clock edge, will be transmitted as int. reading from or writing to another device does not affect the interrupt circuit. quasi-bidirectional i/o ports a quasi-bidirectional port can be used as an input or output without the use of a control signal for data direction. at power-on the ports are high. in this mode only a current source to v dd is active. an additional strong pull-up to v dd allows fast rising edges into heavily lo aded outputs. these devices turn on when an output is written high, and are switched off by the nega tive edge of scl. the ports should be high before being used as inputs. application of multiple INF8574s with interrupt. interrupt generated by a change of input to port p5. rev. 00
INF8574 transient pull-up current i oht while p3 changes from low-to-high and back to low. rev. 00
INF8574 rev. 00 limiting values symbol parameter min. max. unit v dd supply voltage ? -0.5 +7.0 v v i input voltage v ss - 0.5 v dd + 0.5 v i i dc input current ?- 20 ma i o dc output current ?- 25 ma i dd supply current ?- 100 ma i ss supply current ?- 100 ma p tot total power dissipation ? - 400 mw p o p ower dissipation per outpu t ? - 100 mw t stg storage temperature ?65 +150 o c t amb operating ambient temperature ?40 +85 o c dc characteristics v dd = 2.5 to 6 v; v ss = 0 v; t amb =40 to +85 o c; unless otherwise specified. symbol parameter conditions min. typ. max. unit supply v dd supply voltage 2.5 6.0 v i dd supply current operating mode; v dd = 6 v; no load; v i = v dd or v ss ; f scl = 100 khz 40 100 a i stb standby current standby mode; v dd = 6 v; no load; v i = v dd or v ss 2.5 10 a v por p owe r -on reset voltage v dd = 6 v; no load; v i = v dd or v ss ; note 1 1.3 2.4 v input scl; input/output sda v il low level input voltage -0.5 +0.3v dd v v ih high level input voltage 0.7v dd v dd + 0.5 v i ol low level output current v ol = 0.4 v 3 ma |i l | leakage current v i = v dd or v ss 1 a c i input capacitance v i = v ss 7 p f i/o ports v il low level input voltage -0.5 +0.3v dd v v ih high level input voltage -0.7v dd v dd + 0.5 v i ihl(max) maximum allowed input current through protection diode v i ?v dd or v i v ss 400 a i ol low level output current v ol = 1 v; v dd = 5 v 10 25 ma i oh high level output current v oh = v ss 30 300 a i oht transient pull-up current high during acknowledge (see fig.14); v oh = v ss ; v dd = 2.5 v 1 ma c i input capacitance 10 p f c o output capacitance 10 p f port timing c l 100 pf t pv output data valid 4 s t su input data set-up time 0 s t h input data hold time 4 s interrupt int i ol low level output current v ol = 0.4 v 1.6 ma |i l | leakage current v i = v dd or v ss 1 a timing ; c l 100 pf t iv input data valid time 4 s t ir reset delay time 4 s select inputs a0 to a2 v il low level input voltage -0.5 +0.3v dd v v ih high level input voltage 0.7v dd v dd + 0.5 v |i li | input leakage current p in at v dd or v ss 250 na note 1. the power-on reset circuit resets the i 2 c-bus logic with v dd < v por and sets all ports to logic 1 (with current source to v dd ) .
INF8574 i 2 c-bus timing characteristics symbol parameter min. typ. max. unit i 2 c-bus timing f scl scl clock frequency 100 khz t sw tolerable spike width on bus 100 ns t buf bus free time 4.7 s t su;sta start condition set-up time 4.7 s t hd;sta start condition hold time 4.0 s t low scl low time 4.7 s t high scl high time 4.0 s t r scl and sda rise time 1.0 s t f scl and sda fall time 0.3 s t su;dat data set-up time 250 ns t hd;dat data hold time 0 ns t vd;dat scl low to data out valid 3.4 s t su;sto stop condition set-up time 4.0 s note 1. all the timing values are valid within the operating suppl y voltage and ambient temper ature range and refer to v il and v ih with an input voltage swing of v ss to v dd . i 2 c-bus timing diagram. rev. 00
INF8574 n suffix plastic dip (ms - 001bb) symbol min max a 18.67 19.69 b 6.1 7.11 c 5.33 d 0.36 0.56 f 1.14 1.78 g h j 0 10 k 2.92 3.81 notes: l 7.62 8.26 1. dimensions ?a?, ?b? do not include mold flash or protrusions. m 0.2 0.36 maximum mold flas h or protrus ions 0.25 mm (0.010) per s ide. n 0.38 d suffix soic (ms - 012ac) symbol min max a 9.8 10 b 3.8 4 c 1.35 1.75 d 0.33 0.51 f 0.4 1.27 g h j 0 8 notes: k 0.1 0.25 1. dimensions a and b do not include mold flash or protrusion. m 0.19 0.25 2. maximum mold flas h or protrus ion 0.15 mm (0.006) per s ide p 5.8 6.2 for a; for b ? 0.25 mm (0.010) per s ide. r 0.25 0.5 5.72 2.54 7.62 1.27 dimens ion, mm dimens ion, mm a b h c k c m j f m p g d r x 45 seating plane 0.25 (0.010) m t -t- 1 16 8 9 l h m j a b f g d seating plane n k 0.25 (0.010) m t -t- c 1 16 8 9 rev. 00


▲Up To Search▲   

 
Price & Availability of INF8574

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X